User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1231
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register LC1_2 Details
Register (dmac) SAR3
Register SAR3 Details
Register (dmac) DAR3
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 reserved, read undefined
loop_counter_iteration 7:0 sro,ns
sraz,n
snsro
0x0 Provides the status of loop counter one for the
DMA channel thread. The DMAC updates this
register when it executes DMALPEND[S|B], and
the DMA channel thread is programmed to use
loop counter one.
Name SAR3
Software Name XDmaPs_SA_n_OFFSET(3)
Relative Address 0x00000460
Absolute Address dmac0_ns: 0xF8004460
dmac0_s: 0xF8003460
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Source Address DMA Channel 3
Field Name Bits Type Reset Value Description
src_addr 31:0 sro,ns
sraz,n
snsro
0x0 Source data address (physical memory address)
for DMA channel thread.
Name DAR3
Software Name XDmaPs_DA_n_OFFSET(3)
Relative Address 0x00000464
Absolute Address dmac0_ns: 0xF8004464
dmac0_s: 0xF8003464
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Destination Addr DMA Channel 3