User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1236
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) LC1_3
Register LC1_3 Details
Register (dmac) SAR4
Register SAR4 Details
Name LC1_3
Software Name XDmaPs_LC1_n_OFFSET(3)
Relative Address 0x00000470
Absolute Address dmac0_ns: 0xF8004470
dmac0_s: 0xF8003470
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Loop Counter 1 DMA Channel 3
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 reserved, read undefined
loop_counter_iteration 7:0 sro,ns
sraz,n
snsro
0x0 Provides the status of loop counter one for the
DMA channel thread. The DMAC updates this
register when it executes DMALPEND[S|B], and
the DMA channel thread is programmed to use
loop counter one.
Name SAR4
Software Name XDmaPs_SA_n_OFFSET(4)
Relative Address 0x00000480
Absolute Address dmac0_ns: 0xF8004480
dmac0_s: 0xF8003480
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Source Address DMA Channel 4
Field Name Bits Type Reset Value Description
src_addr 31:0 sro,ns
sraz,n
snsro
0x0 Source data address (physical memory address)
for DMA channel thread.