User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1237
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) DAR4
Register DAR4 Details
Register (dmac) CCR4
Name DAR4
Software Name XDmaPs_DA_n_OFFSET(4)
Relative Address 0x00000484
Absolute Address dmac0_ns: 0xF8004484
dmac0_s: 0xF8003484
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Destination Addr DMA Channel 4
Field Name Bits Type Reset Value Description
dest_addr 31:0 sro,ns
sraz,n
snsro
0x0 Destination data address (physical memory
address) for DMA channel thread.
Name CCR4
Software Name XDmaPs_CC_n_OFFSET(4)
Relative Address 0x00000488
Absolute Address dmac0_ns: 0xF8004488
dmac0_s: 0xF8003488
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x00800200
Description Channel Control DMA Channel 4