User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1251
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) LC0_6
Register LC0_6 Details
src_burst_size 3:1 sro,ns
sraz,n
snsro
0x0 For each beat within a burst, it programs the
number of bytes that the DMAC reads from the
source:
000: reads 1 byte per beat
001: reads 2 bytes per beat
010: reads 4 bytes per beat
011: reads 8 bytes per beat
100: reads 16 bytes per beat
101 to 111: reserved.
The total number of bytes that the DMAC reads
into the MFIFO when it executes a DMALD
instruction is the product of src_burst_len and
src_burst_size. Note: These bits control the state
of ARSIZE[2:0].
src_inc 0 sro,ns
sraz,n
snsro
0x0 Programs the burst type that the DMAC performs
when it reads the source data:
0: Fixed-address burst, DMAC signal
ARBURST[0] driven Low.
1: Incrementing-address burst, DMAC signal
ARBURST[0] driven High.
Name LC0_6
Software Name XDmaPs_LC0_n_OFFSET(6)
Relative Address 0x000004CC
Absolute Address dmac0_ns: 0xF80044CC
dmac0_s: 0xF80034CC
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Loop Counter 0 DMA Channel 6
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 reserved, read undefined
loop_counter_iteration 7:0 sro,ns
sraz,n
snsro
0x0 Provides the status of loop counter zero for the
DMA channel thread. The DMAC updates this
register when it executes DMALPEND[S|B], and
the DMA channel thread is programmed to use
loop counter zero.