User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1252
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) LC1_6
Register LC1_6 Details
Register (dmac) SAR7
Register SAR7 Details
Name LC1_6
Software Name XDmaPs_LC1_n_OFFSET(6)
Relative Address 0x000004D0
Absolute Address dmac0_ns: 0xF80044D0
dmac0_s: 0xF80034D0
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Loop Counter 1 DMA Channel 6
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 reserved, read undefined
loop_counter_iteration 7:0 sro,ns
sraz,n
snsro
0x0 Provides the status of loop counter one for the
DMA channel thread. The DMAC updates this
register when it executes DMALPEND[S|B], and
the DMA channel thread is programmed to use
loop counter one.
Name SAR7
Software Name XDmaPs_SA_n_OFFSET(7)
Relative Address 0x000004E0
Absolute Address dmac0_ns: 0xF80044E0
dmac0_s: 0xF80034E0
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Source Address DMA Channel 7
Field Name Bits Type Reset Value Description
src_addr 31:0 sro,ns
sraz,n
snsro
0x0 Source data address (physical memory address)
for DMA channel thread.