User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1253
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) DAR7
Register DAR7 Details
Register (dmac) CCR7
Name DAR7
Software Name XDmaPs_DA_n_OFFSET(7)
Relative Address 0x000004E4
Absolute Address dmac0_ns: 0xF80044E4
dmac0_s: 0xF80034E4
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Destination Addr DMA Channel 7
Field Name Bits Type Reset Value Description
dest_addr 31:0 sro,ns
sraz,n
snsro
0x0 Destination data address (physical memory
address) for DMA channel thread.
Name CCR7
Software Name XDmaPs_CC_n_OFFSET(7)
Relative Address 0x000004E8
Absolute Address dmac0_ns: 0xF80044E8
dmac0_s: 0xF80034E8
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x00800200
Description Channel Control DMA Channel 7