User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1256
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) LC0_7
src_burst_len 7:4 sro,ns
sraz,n
snsro
0x0 For each burst, these bits program the number of
data transfers that the DMAC performs when it
reads the source data:
0000: 1 data transfer
0001: 2 data transfers
...
1111: 16 data transfers.
The total number of bytes that the DMAC reads
into the MFIFO when it executes a DMALD
instruction is the product of src_burst_len and
src_burst_size. Note: These bits control the state
of ARLEN[3:0].
src_burst_size 3:1 sro,ns
sraz,n
snsro
0x0 For each beat within a burst, it programs the
number of bytes that the DMAC reads from the
source:
000: reads 1 byte per beat
001: reads 2 bytes per beat
010: reads 4 bytes per beat
011: reads 8 bytes per beat
100: reads 16 bytes per beat
101 to 111: reserved.
The total number of bytes that the DMAC reads
into the MFIFO when it executes a DMALD
instruction is the product of src_burst_len and
src_burst_size. Note: These bits control the state
of ARSIZE[2:0].
src_inc 0 sro,ns
sraz,n
snsro
0x0 Programs the burst type that the DMAC performs
when it reads the source data:
0: Fixed-address burst, DMAC signal
ARBURST[0] driven Low.
1: Incrementing-address burst, DMAC signal
ARBURST[0] driven High.
Name LC0_7
Software Name XDmaPs_LC0_n_OFFSET(7)
Relative Address 0x000004EC
Absolute Address dmac0_ns: 0xF80044EC
dmac0_s: 0xF80034EC
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Field Name Bits Type Reset Value Description