User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1260
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register DBGINST1 Details
Register (dmac) CR0
Register CR0 Details
Field Name Bits Type Reset Value Description
instruction_byte5 31:24 swo,n
ssraz,
nsns
wo
0x0 instruction byte 5
instruction_byte4 23:16 swo,n
ssraz,
nsns
wo
0x0 instruction byte 4
instruction_byte3 15:8 swo,n
ssraz,
nsns
wo
0x0 instruction byte 3
instruction_byte2 7:0 swo,n
ssraz,
nsns
wo
0x0 instruction byte 2
Name CR0
Relative Address 0x00000E00
Absolute Address dmac0_ns: 0xF8004E00
dmac0_s: 0xF8003E00
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x001E3071
Description Config. 0: Events, Peripheral Interfaces, PC,
Mode
Field Name Bits Type Reset Value Description
reserved 31:22 rud 0x0 read undefined
num_events 21:17 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0xF
The DMA Controller supports 16 events. This
register always reads 01111 (15d).
num_periph_req 16:12 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x3
The DMA Controller supports four peripheral
interfaces. This register always reads 00011 (3d).
reserved 11:7 rud 0x0 read undefined