User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1261
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) CR1
Register CR1 Details
num_chnls 6:4 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x7
The DMA Controller supports eight channel
threads. This register always reads 00111 (7d).
reserved 3 rud 0x0 read undefined
mgr_ns_at_rst 2 sro,ns
sraz,n
snsro
0x0 Indicates the status of the slcr.TZ_DMA_NS bit
when the DMAC exits from reset:
0: TZ_DMA_NS was Low
1: TZ_DMA_NS was HIgh
boot_en 1 sro,ns
sraz,n
snsro
0x0 Indicates the status of the boot_from_pc signal
when the DMAC exited from reset:
0 = boot_from_pc was LOW
1 = boot_from_pc was HIGH.
periph_req 0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x1
The DMAC provides the peripheral request
interfaces.
Name CR1
Relative Address 0x00000E04
Absolute Address dmac0_ns: 0xF8004E04
dmac0_s: 0xF8003E04
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x00000074
Description Config. 1: Instruction Cache
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 read undefined
num_icache_lines 7:4 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x7
The DMAC iCache has eight lines.
reserved 3 rud 0x0 read undefined
icache_len 2:0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x4
The length of an i-cache line is sixteen bytes.