User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1262
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) CR2
Register CR2 Details
Register (dmac) CR3
Register CR3 Details
Register (dmac) CR4
Name CR2
Relative Address 0x00000E08
Absolute Address dmac0_ns: 0xF8004E08
dmac0_s: 0xF8003E08
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Config. 2: DMA Mgr Boot Addr
Field Name Bits Type Reset Value Description
boot_addr 31:0 sro,ns
sraz,n
snsro
0x0 The boot address for the DMAC manager is
hardwired to 0. This is a system memory address.
Name CR3
Relative Address 0x00000E0C
Absolute Address dmac0_ns: 0xF8004E0C
dmac0_s: 0xF8003E0C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Config. 3: Security state of IRQs
Field Name Bits Type Reset Value Description
INS 31:0 sro,ns
sraz,n
snsro
0x0 The value of the slcr.TZ_DMA_IRQ_NS bits
(boot_irq_ns signals) when the DMAC reset
deasserts.
Reserved
Name CR4
Relative Address 0x00000E10