User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1263
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CR4 Details
Register (dmac) CRD
Register CRD Details
Absolute Address dmac0_ns: 0xF8004E10
dmac0_s: 0xF8003E10
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Config 4, Security of Periph Interfaces
Field Name Bits Type Reset Value Description
PNS 31:0 sro,ns
sraz,n
snsro
0x0 Reflects the slcr.TZ_DMA_PERIPH_NS register
values for the four peripheral request interfaces
when the DMAC is unreset.
0: Secure state
1: Non-secure state
Reserved
Name CRD
Software Name CRDN
Relative Address 0x00000E14
Absolute Address dmac0_ns: 0xF8004E14
dmac0_s: 0xF8003E14
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x07FF7F73
Description DMA configuration
Field Name Bits Type Reset Value Description
reserved 31:30 rud 0x0 read undefined
data_buffer_dep 29:20 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x7F
The MFIFO dept is 128 double words (64-bit).
rd_q_dep 19:16 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0xF
The depth of the Read Queue is hardwired at 16
lines.
reserved 15 rud 0x0 read undefined