User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1264
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (dmac) WD
Register WD Details
Register (dmac) periph_id_0
rd_cap 14:12 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x7
The number of possible outstanding Read
Transactions is hardwired at 8.
wr_q_dep 11:8 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0xF
The depth of the Write Queue is hardwired at 16
lines.
reserved 7 rud 0x0 read undefined
wr_cap 6:4 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x7
The number of outstanding Write Transactions is
is hardwired at 8.
reserved 3 rud 0x0 read undefined
data_width 2:0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x3
The data width of the AXI master interface 64 bits.
Name WD
Relative Address 0x00000E80
Absolute Address dmac0_ns: 0xF8004E80
dmac0_s: 0xF8003E80
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Watchdog Timer
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:1 rud 0x0 read undefined
wd_irq_only 0 sro,ns
sraz,n
snsro
0x0 When a lock-up is detected, the DMAC aborts the
DMA channel thread and asserts the Abort
interrupt.
Name periph_id_0
Software Name PERIPH_ID_0
Relative Address 0x00000FE0