User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1265
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register periph_id_0 Details
Register (dmac) periph_id_1
Register periph_id_1 Details
Absolute Address dmac0_ns: 0xF8004FE0
dmac0_s: 0xF8003FE0
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x00000030
Description Peripheral Idenfication register 0
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 read undefined
part_number_0 7:0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x30
returns 0x30
Name periph_id_1
Software Name PERIPH_ID_1
Relative Address 0x00000FE4
Absolute Address dmac0_ns: 0xF8004FE4
dmac0_s: 0xF8003FE4
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x00000013
Description Peripheral Idenfication register 1
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 read undefined
designer_0 7:4 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x1
returns 0x1
part_number_1 3:0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x3
returns 0x3