User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1267
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register periph_id_3 Details
Register (dmac) pcell_id_0
Register pcell_id_0 Details
Register (dmac) pcell_id_1
Field Name Bits Type Reset Value Description
reserved 31:1 rud 0x0 read undefined
integration_cfg 0 sro,ns
sraz,n
snsro
0x0 The DMAC does not contain integration test logic
Name pcell_id_0
Software Name PCELL_ID_0
Relative Address 0x00000FF0
Absolute Address dmac0_ns: 0xF8004FF0
dmac0_s: 0xF8003FF0
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x0000000D
Description Compontent Idenfication register 0
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 read undefined
pcell_id_0 7:0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0xD
returnx 0x0D
Name pcell_id_1
Software Name PCELL_ID_1
Relative Address 0x00000FF4
Absolute Address dmac0_ns: 0xF8004FF4
dmac0_s: 0xF8003FF4
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x000000F0