User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1268
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register pcell_id_1 Details
Register (dmac) pcell_id_2
Register pcell_id_2 Details
Register (dmac) pcell_id_3
Description Compontent Idenfication register 1
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 read undefined
pcell_id_1 7:0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0xF0
returns 0xF0
Name pcell_id_2
Software Name PCELL_ID_2
Relative Address 0x00000FF8
Absolute Address dmac0_ns: 0xF8004FF8
dmac0_s: 0xF8003FF8
Width 32 bits
Access Type mixed
Reset Value dmac0_ns: 0x00000000
dmac0_s: 0x00000005
Description Compontent Idenfication register 2
Field Name Bits Type Reset Value Description
reserved 31:8 rud 0x0 read undefined
pcell_id_2 7:0 sro,ns
sraz,n
snsro
dmac0_ns: 0x0
dmac0_s: 0x5
returns 0x05
Name pcell_id_3
Software Name PCELL_ID_3
Relative Address 0x00000FFC
Absolute Address dmac0_ns: 0xF8004FFC
dmac0_s: 0xF8003FFC
Width 32 bits
Access Type mixed