User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1289
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (GEM) intr_en
Register intr_en Details
Enable interrupts by writing a 1 to one or more bits.
Write a 1 to enable (unmask) the interrupt.
Writing 0 has no affect on the mask bit.
When read, this register returns zero. To control interrupt masks and read status, use the interrupt status,
enable, disable and mask registers together. At reset, all interrupts are disabled (masked).
rx_complete
(XEMACPS_IXR_FRA
MERX)
1 wtc 0x0 Receive complete - a frame has been stored in
memory.
mgmt_sent
(XEMACPS_IXR_MG
MNT)
0 wtc 0x0 Management frame sent - the PHY maintenance
register has completed its operation.
Name intr_en
Software Name XEMACPS_IER
Relative Address 0x00000028
Absolute Address gem0: 0xE000B028
gem1: 0xE000C028
Width 32 bits
Access Type wo
Reset Value x
Description Interrupt Enable
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:27 wo x Reserved
tsu_sec_incr 26 wo x Enable TSU seconds register increment interrupt
pdelay_resp_tx
(XEMACPS_IXR_PTPP
STX)
25 wo x Enable PTP pdelay_resp frame transmitted
interrupt
pdelay_req_tx
(XEMACPS_IXR_PTPP
DRTX)
24 wo x Enable PTP pdelay_req frame transmitted
interrupt
pdelay_resp_rx
(XEMACPS_IXR_PTPS
TX)
23 wo x Enable PTP pdelay_resp frame received interrupt