User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1295
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
pause_tx
(XEMACPS_IXR_PAU
SETX)
14 ro,wo 0x1 Pause frame transmitted interrupt mask.
pause_zero
(XEMACPS_IXR_PAU
SEZERO)
13 ro,wo 0x1 Pause time zero interrupt mask.
pause_nonzeroq
(XEMACPS_IXR_PAU
SENZERO)
12 ro,wo 0x1 Pause frame with non-zero pause quantum
interrupt mask.
hresp_not_ok
(XEMACPS_IXR_HRE
SPNOK)
11 ro,wo 0x1 Hresp not OK interrupt mask.
rx_overrun
(XEMACPS_IXR_RXO
VR)
10 ro,wo 0x1 Receive overrun interrupt mask.
link_chng 9 ro,wo 0x1 Link change interrupt mask.
reserved 8 ro,wo 0x1 Not used
tx_complete
(XEMACPS_IXR_TXC
OMPL)
7 ro,wo 0x1 Transmit complete interrupt mask.
tx_corrupt_ahb_err
(XEMACPS_IXR_TXEX
H)
6 ro,wo 0x1 Transmit frame corruption due to AHB error
interrupt
retry_ex_late_collisn
(XEMACPS_IXR_RETR
Y)
5 ro,wo 0x1 Retry limit exceeded or late collision (gigabit
mode only)
tx_underrun
(XEMACPS_IXR_URU
N)
4 ro,wo 0x1 Transmit buffer under run interrupt mask.
tx_used_read
(XEMACPS_IXR_TXUS
ED)
3 ro,wo 0x1 Transmit used bit read interrupt mask.
rx_used_read
(XEMACPS_IXR_RXU
SED)
2 ro,wo 0x1 Receive used bit read interrupt mask.
rx_complete
(XEMACPS_IXR_FRA
MERX)
1 ro,wo 0x1 Receive complete interrupt mask.
mgmt_done
(XEMACPS_IXR_MG
MNT)
0 ro,wo 0x1 Management done interrupt mask.
Field Name Bits Type Reset Value Description