User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1307
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (GEM) tx_pfc_pause
Register tx_pfc_pause Details
Register (GEM) spec_addr1_mask_bot
reserved 30:16 ro 0x0 Reserved, read as 0, ignored on write.
user_def_vlan_type 15:0 rw 0x0 User defined VLAN_TYPE field. When Stacked
VLAN is enabled, the first VLAN tag in a received
frame will only be accepted if the VLAN type field
is equal to this user defined VLAN_TYPE OR
equal to the standard VLAN type (0x8100). Note
that the second VLAN tag of a Stacked VLAN
packet will only be matched correctly if its
VLAN_TYPE field equals 0x8100.
Name tx_pfc_pause
Relative Address 0x000000C4
Absolute Address gem0: 0xE000B0C4
gem1: 0xE000C0C4
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Transmit PFC Pause Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:16 ro 0x0 Reserved, read as 0, ignored on write.
pauseq_sel 15:8 rw 0x0 If bit 17 of the network control register is written
with a one then for each entry equal to zero in the
Transmit PFC Pause Register[15:8], the PFC pause
frame's pause quantum field associated with that
entry will be taken from the transmit pause
quantum register. For each entry equal to one in
the Transmit PFC Pause Register [15:8], the pause
quantum associated with that entry will be zero.
pri_en_vec_val 7:0 rw 0x0 If bit 17 of the network control register is written
with a one then the priority enable vector of the
PFC priority based pause frame will be set equal
to the value stored in this register [7:0].
Name spec_addr1_mask_bot
Relative Address 0x000000C8