User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1317
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Once a statistics register has been read, it is automatically cleared.
Register (GEM) single_collisn_frames
Register single_collisn_frames Details
In statistics register block. Is reset to zero on a read and sticks at all ones when it counts to its maximum
value. It should be read frequently enough to prevent loss of data.
For test purposes, it may be written by setting bit 7 (Write Enable) in the network control register. Setting
bit 6 (increment statistics) in the network control register causes all the statistics registers to increment by
one, again for test purposes.
Once a statistics register has been read, it is automatically cleared.
Register (GEM) multi_collisn_frames
Field Name Bits Type Reset Value Description
reserved 31:10 ro 0x0 Reserved, read as 0, ignored on write.
tx_under_runs 9:0 ro 0x0 Transmit under runs - a 10 bit register counting
the number of frames not transmitted due to a
transmit under run. If this register is incremented
then no other statistics register is incremented.
Name single_collisn_frames
Software Name XEMACPS_SNGLCOLLCNT
Relative Address 0x00000138
Absolute Address gem0: 0xE000B138
gem1: 0xE000C138
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Single Collision Frames
Field Name Bits Type Reset Value Description
reserved 31:18 ro 0x0 Reserved, read as 0, ignored on write.
single_collisn 17:0 ro 0x0 Single collision frames - an 18 bit register counting
the number of frames experiencing a single
collision before being successfully transmitted,
i.e. no under run.
Name multi_collisn_frames
Software Name XEMACPS_MULTICOLLCNT
Relative Address 0x0000013C