User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1322
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (GEM) octets_rx_top
Register octets_rx_top Details
Bits 31:0 should be read prior to bits 47:32 to ensure reliable operation. In statistics register block. Is reset to
zero on a read and sticks at all ones when it counts to its maximum value. It should be read frequently
enough to prevent loss of data.
For test purposes, it may be written by setting bit 7 (Write Enable) in the network control register. Setting
bit 6 (increment statistics) in the network control register causes all the statistics registers to increment by
one, again for test purposes.
Once a statistics register has been read, it is automatically cleared.
Register (GEM) frames_rx
Field Name Bits Type Reset Value Description
octets_rx_bot 31:0 ro 0x0 Received octets in frame without errors [31:0]. The
number of octets received in valid frames of any
type. This counter is 48-bits and is read through
two registers. This count does not include octets
from pause frames, and is only incremented if the
frame is successfully filtered and copied to
memory.
Name octets_rx_top
Software Name XEMACPS_OCTRXH
Relative Address 0x00000154
Absolute Address gem0: 0xE000B154
gem1: 0xE000C154
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Octets Received [47:32]
Field Name Bits Type Reset Value Description
reserved 31:16 ro 0x0 Reserved, read as 0, ignored on write.
octets_rx_top 15:0 ro 0x0 Received octets in frame without errors [47:32].
The number of octets received in valid frames of
any type. This counter is 48-bits and is read
through two registers. This count does not
include octets from pause frames, and is only
incremented if the frame is successfully filtered
and copied to memory.
Name frames_rx