User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1343
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ptp_peer_rx_ns Details
Register (GEM) design_cfg2
Register design_cfg2 Details
Field Name Bits Type Reset Value Description
reserved 31:30 ro 0x0 Reserved, read as 0, ignored on write.
ns_reg_val 29:0 ro 0x0 The register is updated with the value that the
1588 timer nanoseconds register held when the
SFD of a PTP receive peer event crosses the MII
interface. The actual update occurs when the
GEM recognizes the frame as a PTP pdelay_req or
pdelay_resp frame. An interrupt is issued when
the register is updated.
Name design_cfg2
Relative Address 0x00000284
Absolute Address gem0: 0xE000B284
gem1: 0xE000C284
Width 32 bits
Access Type ro
Reset Value x
Description Design Configuration 2
Field Name Bits Type Reset Value Description
reserved 31:30 ro x Reserved. Set to zero.
gem_tx_pbuf_addr 29:26 ro 0xA Takes the value of the `gem_tx_pbuf_addr
DEFINE. Max address bits for Tx packet buffer
(10-bits for maximum 4 kB buffer). Buffer size for
Tx packet buffer mode will be 4kB.
This will allow one standard packet to be received
while another is transferred to system memory by
the DMA interface.
gem_rx_pbuf_addr 25:22 ro 0xA Takes the value of the `gem_rx_pbuf_addr
DEFINE. Max address bits for Rx packet buffer
(10-bits for maximum 4 kB buffer). Buffer size for
Rx packet buffer mode will be 4kB.
This will allow one standard packet to be received
while another is transferred to system memory by
the DMA interface.
gem_tx_pkt_buffer 21 ro x Takes the value of the `gem_tx_pkt_buffer
DEFINE. Defined for Zynq. Includes the
transmitter packet buffer