User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1345
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register design_cfg4 Details
Register (GEM) design_cfg5
Register design_cfg5 Details
Access Type ro
Reset Value 0x00000000
Description Design Configuration 4
Field Name Bits Type Reset Value Description
gem_tx_base2_fifo_size 31:16 ro 0x0 Takes the value of the `gem_tx_base2_fifo_size
DEFINE. Base-2 equivalent of `gem_tx_fifo_size.
gem_tx_fifo_size 15:0 ro 0x0 Takes the value of the `gem_tx_fifo_size DEFINE.
Set the size of the small TX FIFO for grant latency
Name design_cfg5
Relative Address 0x00000290
Absolute Address gem0: 0xE000B290
gem1: 0xE000C290
Width 32 bits
Access Type ro
Reset Value x
Description Design Configuration 5
Field Name Bits Type Reset Value Description
reserved 31:29 ro x Reserved. Set to zero.
gem_tsu_clk 28 ro x Takes the value of the `gem_tsu_clk DEFINE.
Undefined in Zynq. 1588 Time Stamp Unit clock
sourced from pclk rather than independent
tsu_clk.
gem_rx_buffer_length_
def
27:20 ro 0x2 Takes the value of the `gem_rx_buffer_length_def
DEFINE. Set the default buffer length used by Rx
DMA to 128 bytes.
gem_tx_pbuf_size_def 19 ro 0x1 Takes the value of the `gem_tx_pbuf_size_def
DEFINE. Full 4 kB Tx packet buffer size -
dedicated memory resource in Zynq.
gem_rx_pbuf_size_def 18:17 ro 0x3 Takes the value of the `gem_rx_pbuf_size_def
DEFINE. Full
4 kB Rx packet buffer size - dedicated memory
resource in Zynq.