User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1346
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
gem_endian_swap_def 16:15 ro 0x2 Takes the value of the `gem_endian_swap_def
DEFINE. Set to big endian data, little endian
management descriptors in Zynq.
gem_mdc_clock_div 14:12 ro 0x2 Takes the value of the `gem_mdc_clock_div
DEFINE. Set default MDC clock divisor (can still
be programmed) in Zynq.
gem_dma_bus_width 11:10 ro 0x0 Takes the value of the `gem_dma_bus_width_def
DEFINE. Limit to 32-bit AHB bus in Zynq.
gem_phy_ident 9 ro x Takes the value of the `gem_phy_ident DEFINE.
Undefined in Zynq. Only used in PCS.
gem_tsu 8 ro x Takes the value of the `gem_tsu DEFINE. Defined
in Zynq. Include support for 1588 Time Stamp
Unit.
gem_tx_fifo_cnt_width 7:4 ro 0x4 Takes the value of the `gem_tx_fifo_cnt_width
DEFINE. Width for `gem_tx_fifo_size
gem_rx_fifo_cnt_width 3:0 ro 0x5 Takes the value of the `gem_rx_fifo_cnt_width
DEFINE. Width for `gem_rx_fifo_size.
Field Name Bits Type Reset Value Description