User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1351
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) MASK_DATA_1_LSW
Register MASK_DATA_1_LSW Details
This register operates in exactly the same manner as MASK_DATA_0_LSW, except that it controls the
lower 16bits of bank1, which corresponds to MIO[47:32].
Register (gpio) MASK_DATA_1_MSW
Register MASK_DATA_1_MSW Details
This register operates in exactly the same manner as MASK_DATA_0_LSW, except that it controls the
upper 6bits of bank1, which corresponds to MIO[53:48].
NOTE: This register does not control a full 16bits because the MIO unit itself is limited to 54 pins.
Field Name Bits Type Reset Value Description
MASK_0_MSW 31:16 wo 0x0 Operation is the same as
MASK_DATA_0_LSW[MASK_0_LSW]
DATA_0_MSW 15:0 rw x Operation is the same as
MASK_DATA_0_LSW[DATA_0_LSW]
Name MASK_DATA_1_LSW
Relative Address 0x00000008
Absolute Address 0xE000A008
Width 32 bits
Access Type mixed
Reset Value x
Description Maskable Output Data (GPIO Bank1, MIO, Lower 16bits)
Field Name Bits Type Reset Value Description
MASK_1_LSW 31:16 wo 0x0 Operation is the same as
MASK_DATA_0_LSW[MASK_0_LSW]
DATA_1_LSW 15:0 rw x Operation is the same as
MASK_DATA_0_LSW[DATA_0_LSW]
Name MASK_DATA_1_MSW
Relative Address 0x0000000C
Absolute Address 0xE000A00C
Width 22 bits
Access Type mixed
Reset Value x
Description Maskable Output Data (GPIO Bank1, MIO, Upper 6bits)