User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1352
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) MASK_DATA_2_LSW
Register MASK_DATA_2_LSW Details
This register operates in exactly the same manner as MASK_DATA_0_LSW, except that it controls the
lower 16bits of bank2, which corresponds to EMIO[15:0].
Register (gpio) MASK_DATA_2_MSW
Register MASK_DATA_2_MSW Details
This register operates in exactly the same manner as MASK_DATA_0_LSW, except that it controls the
upper 16bits of bank2, which corresponds to EMIO[31:16].
Field Name Bits Type Reset Value Description
MASK_1_MSW 21:16 wo 0x0 Operation is the same as
MASK_DATA_0_LSW[MASK_0_LSW]
reserved 15:6 rw 0x0 Not used, read back as zero
DATA_1_MSW 5:0 rw x Operation is the same as
MASK_DATA_0_LSW[DATA_0_LSW]
Name MASK_DATA_2_LSW
Relative Address 0x00000010
Absolute Address 0xE000A010
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Maskable Output Data (GPIO Bank2, EMIO, Lower 16bits)
Field Name Bits Type Reset Value Description
MASK_2_LSW 31:16 wo 0x0 Operation is the same as
MASK_DATA_0_LSW[MASK_0_LSW]
DATA_2_LSW 15:0 rw 0x0 Operation is the same as
MASK_DATA_0_LSW[DATA_0_LSW]
Name MASK_DATA_2_MSW
Relative Address 0x00000014
Absolute Address 0xE000A014
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Maskable Output Data (GPIO Bank2, EMIO, Upper 16bits)