User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1353
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) MASK_DATA_3_LSW
Register MASK_DATA_3_LSW Details
This register operates in exactly the same manner as MASK_DATA_0_LSW, except that it controls the
lower 16bits of bank3, which corresponds to EMIO[47:32].
Register (gpio) MASK_DATA_3_MSW
Register MASK_DATA_3_MSW Details
This register operates in exactly the same manner as MASK_DATA_0_LSW, except that it controls the
upper 16bits of bank3, which corresponds to EMIO[63:48].
Field Name Bits Type Reset Value Description
MASK_2_MSW 31:16 wo 0x0 Operation is the same as
MASK_DATA_0_LSW[MASK_0_LSW]
DATA_2_MSW 15:0 rw 0x0 Operation is the same as
MASK_DATA_0_LSW[DATA_0_LSW]
Name MASK_DATA_3_LSW
Relative Address 0x00000018
Absolute Address 0xE000A018
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Maskable Output Data (GPIO Bank3, EMIO, Lower 16bits)
Field Name Bits Type Reset Value Description
MASK_3_LSW 31:16 wo 0x0 Operation is the same as
MASK_DATA_0_LSW[MASK_0_LSW]
DATA_3_LSW 15:0 rw 0x0 Operation is the same as
MASK_DATA_0_LSW[DATA_0_LSW]
Name MASK_DATA_3_MSW
Relative Address 0x0000001C
Absolute Address 0xE000A01C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Maskable Output Data (GPIO Bank3, EMIO, Upper 16bits)