User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1354
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) DATA_0
Register DATA_0 Details
This register controls the value being output when the GPIO signal is configured as an output. All 32bits of
this register are written at one time. Reading from this register returns the previous value written to either
DATA or MASK_DATA_{LSW,MSW}; it does not return the value on the device pin.
NOTE: This register does not affect the enabling of the output driver. See the DIRM_0 and OEN_0 registers.
This register controls the output values for bank0, which corresponds to MIO[31:0].
Register (gpio) DATA_1
Field Name Bits Type Reset Value Description
MASK_3_MSW 31:16 wo 0x0 Operation is the same as
MASK_DATA_0_LSW[MASK_0_LSW]
DATA_3_MSW 15:0 rw 0x0 Operation is the same as
MASK_DATA_0_LSW[DATA_0_LSW]
Name DATA_0
Software Name DATA
Relative Address 0x00000040
Absolute Address 0xE000A040
Width 32 bits
Access Type rw
Reset Value x
Description Output Data (GPIO Bank0, MIO)
Field Name Bits Type Reset Value Description
DATA_0 31:0 rw x Output Data
Name DATA_1
Relative Address 0x00000044
Absolute Address 0xE000A044
Width 22 bits
Access Type rw
Reset Value x
Description Output Data (GPIO Bank1, MIO)