User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1355
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register DATA_1 Details
This register operates in exactly the same manner as DATA_0, except that it controls bank1, which
corresponds to MIO[53:32].
Register (gpio) DATA_2
Register DATA_2 Details
This register operates in exactly the same manner as DATA_0, except that it controls bank2, which
corresponds to EMIO[31:0].
Register (gpio) DATA_3
Register DATA_3 Details
This register operates in exactly the same manner as DATA_0, except that it controls bank3, which
corresponds to EMIO[63:32].
Field Name Bits Type Reset Value Description
DATA_1 21:0 rw x Output Data
Name DATA_2
Relative Address 0x00000048
Absolute Address 0xE000A048
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Output Data (GPIO Bank2, EMIO)
Field Name Bits Type Reset Value Description
DATA_2 31:0 rw 0x0 Output Data
Name DATA_3
Relative Address 0x0000004C
Absolute Address 0xE000A04C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Output Data (GPIO Bank3, EMIO)
Field Name Bits Type Reset Value Description
DATA_3 31:0 rw 0x0 Output Data