User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1356
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) DATA_0_RO
Register DATA_0_RO Details
This register enables software to observe the value on the device pin. If the GPIO signal is configured as an
output, then this would normally reflect the value being driven on the output. Writes to this register are
ignored.
This register reflects the input values for bank0, which corresponds to MIO[31:0].
NOTE: If the MIO is not configured to enable this pin as a GPIO pin, then DATA_RO is unpredictable. In
other words, software cannot observe values on non-GPIO pins through the GPIO registers.
Register (gpio) DATA_1_RO
Register DATA_1_RO Details
This register operates in exactly the same manner as DATA_0_RO, except that it reflects bank1, which
corresponds to MIO[53:32].
Name DATA_0_RO
Relative Address 0x00000060
Absolute Address 0xE000A060
Width 32 bits
Access Type ro
Reset Value x
Description Input Data (GPIO Bank0, MIO)
Field Name Bits Type Reset Value Description
DATA_0_RO 31:0 ro x Input Data
NOTE: bits[8:7] of bank0 cannot be used as inputs
and will always return 0 when read. See the GPIO
chapter for more information.
Name DATA_1_RO
Relative Address 0x00000064
Absolute Address 0xE000A064
Width 22 bits
Access Type ro
Reset Value x
Description Input Data (GPIO Bank1, MIO)
Field Name Bits Type Reset Value Description
DATA_1_RO 21:0 ro x Input Data