User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1357
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) DATA_2_RO
Register DATA_2_RO Details
This register operates in exactly the same manner as DATA_0_RO, except that it reflects bank2, which
corresponds to EMIO[31:0].
Register (gpio) DATA_3_RO
Register DATA_3_RO Details
This register operates in exactly the same manner as DATA_0_RO, except that it reflects bank3, which
corresponds to EMIO[63:32].
Register (gpio) DIRM_0
Name DATA_2_RO
Relative Address 0x00000068
Absolute Address 0xE000A068
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Input Data (GPIO Bank2, EMIO)
Field Name Bits Type Reset Value Description
DATA_2_RO 31:0 ro 0x0 Input Data
Name DATA_3_RO
Relative Address 0x0000006C
Absolute Address 0xE000A06C
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Input Data (GPIO Bank3, EMIO)
Field Name Bits Type Reset Value Description
DATA_3_RO 31:0 ro 0x0 Input Data
Name DIRM_0
Software Name DIRM
Relative Address 0x00000204
Absolute Address 0xE000A204