User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1360
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register INT_EN_0 Details
This register is used to enable or unmask a GPIO input for use as an interrupt source. Writing a 1 to any bit
of this register enables/unmasks that signal for interrupts. Reading from this register returns an
unpredictable value.
This register controls bank0, which corresponds to MIO[31:0].
Register (gpio) INT_DIS_0
Register INT_DIS_0 Details
This register is used to disable or mask a GPIO input for use as an interrupt source. Writing a 1 to any bit
of this register disables/masks that signal for interrupts. Reading from this register returns an
unpredictable value.
This register controls bank0, which corresponds to MIO[31:0].
Register (gpio) INT_STAT_0
Description Interrupt Enable/Unmask (GPIO Bank0, MIO)
Field Name Bits Type Reset Value Description
INT_ENABLE_0 31:0 wo 0x0 Interrupt enable
0: no change
1: clear interrupt mask
Each bit configures the corresponding pin within
the 32-bit bank
Name INT_DIS_0
Software Name INTDIS
Relative Address 0x00000214
Absolute Address 0xE000A214
Width 32 bits
Access Type wo
Reset Value 0x00000000
Description Interrupt Disable/Mask (GPIO Bank0, MIO)
Field Name Bits Type Reset Value Description
INT_DISABLE_0 31:0 wo 0x0 Interrupt disable
0: no change
1: set interrupt mask
Each bit configures the corresponding pin within
the 32-bit bank
Name INT_STAT_0