User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1361
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register INT_STAT_0 Details
This registers shows if an interrupt event has occurred or not. Writing a 1 to a bit in this register clears the
interrupt status for that bit. Writing a 0 to a bit in this register is ignored.
This register controls bank0, which corresponds to MIO[31:0].
Register (gpio) INT_TYPE_0
Register INT_TYPE_0 Details
This register controls whether the interrupt is edge sensitive or level sensitive.
This register controls bank0, which corresponds to MIO[31:0].
Software Name INTSTS
Relative Address 0x00000218
Absolute Address 0xE000A218
Width 32 bits
Access Type wtc
Reset Value 0x00000000
Description Interrupt Status (GPIO Bank0, MIO)
Field Name Bits Type Reset Value Description
INT_STATUS_0 31:0 wtc 0x0 Interrupt status
Upon read:
0: no interrupt
1: interrupt event has occurred
Upon write:
0: no action
1: clear interrupt status bit
Each bit configures the corresponding pin within
the 32-bit bank
Name INT_TYPE_0
Software Name INTTYPE
Relative Address 0x0000021C
Absolute Address 0xE000A21C
Width 32 bits
Access Type rw
Reset Value 0xFFFFFFFF
Description Interrupt Type (GPIO Bank0, MIO)