User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1363
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register INT_ANY_0 Details
If INT_TYPE is set to edge sensitive, then this register enables an interrupt event on both rising and falling
edges. This register is ignored if INT_TYPE is set to level sensitive.
This register controls bank0, which corresponds to MIO[31:0].
Register (gpio) DIRM_1
Register DIRM_1 Details
This register operates in exactly the same manner as DIRM_0, except that it reflects bank1, which
corresponds to MIO[53:32].
Register (gpio) OEN_1
Description Interrupt Any Edge Sensitive (GPIO Bank0, MIO)
Field Name Bits Type Reset Value Description
INT_ON_ANY_0 31:0 rw 0x0 Interrupt edge triggering mode
0: trigger on single edge, using configured
interrupt polarity
1: trigger on both edges
Each bit configures the corresponding pin within
the 32-bit bank
Name DIRM_1
Relative Address 0x00000244
Absolute Address 0xE000A244
Width 22 bits
Access Type rw
Reset Value 0x00000000
Description Direction mode (GPIO Bank1, MIO)
Field Name Bits Type Reset Value Description
DIRECTION_1 21:0 rw 0x0 Operation is the same as
DIRM_0[DIRECTION_0]
Name OEN_1
Relative Address 0x00000248
Absolute Address 0xE000A248
Width 22 bits
Access Type rw
Reset Value 0x00000000