User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1365
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) INT_DIS_1
Register INT_DIS_1 Details
This register operates in exactly the same manner as INT_DIS_0, except that it reflects bank1, which
corresponds to MIO[53:32].
Register (gpio) INT_STAT_1
Register INT_STAT_1 Details
This register operates in exactly the same manner as INT_STAT_0, except that it reflects bank1, which
corresponds to MIO[53:32].
Field Name Bits Type Reset Value Description
INT_ENABLE_1 21:0 wo 0x0 Operation is the same as
INT_EN_0[INT_ENABLE_0]
Name INT_DIS_1
Relative Address 0x00000254
Absolute Address 0xE000A254
Width 22 bits
Access Type wo
Reset Value 0x00000000
Description Interrupt Disable/Mask (GPIO Bank1, MIO)
Field Name Bits Type Reset Value Description
INT_DISABLE_1 21:0 wo 0x0 Operation is the same as
INT_DIS_0[INT_DISABLE_0]
Name INT_STAT_1
Relative Address 0x00000258
Absolute Address 0xE000A258
Width 22 bits
Access Type wtc
Reset Value 0x00000000
Description Interrupt Status (GPIO Bank1, MIO)
Field Name Bits Type Reset Value Description
INT_STATUS_1 21:0 wtc 0x0 Operation is the same as
INT_STAT_0[INT_STATUS_0]