User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1367
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register INT_ANY_1 Details
This register operates in exactly the same manner as INT_ANY_0, except that it reflects bank1, which
corresponds to MIO[53:32].
Register (gpio) DIRM_2
Register DIRM_2 Details
This register operates in exactly the same manner as DIRM_0, except that it reflects bank2, which
corresponds to EMIO[31:0].
Register (gpio) OEN_2
Absolute Address 0xE000A264
Width 22 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Any Edge Sensitive (GPIO Bank1, MIO)
Field Name Bits Type Reset Value Description
INT_ON_ANY_1 21:0 rw 0x0 Operation is the same as
INT_ANY_0[INT_ON_ANY_0]
Name DIRM_2
Relative Address 0x00000284
Absolute Address 0xE000A284
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Direction mode (GPIO Bank2, EMIO)
Field Name Bits Type Reset Value Description
DIRECTION_2 31:0 rw 0x0 Operation is the same as
DIRM_0[DIRECTION_0]
Name OEN_2
Relative Address 0x00000288
Absolute Address 0xE000A288
Width 32 bits
Access Type rw
Reset Value 0x00000000