User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1369
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (gpio) INT_DIS_2
Register INT_DIS_2 Details
This register operates in exactly the same manner as INT_DIS_0, except that it reflects bank2, which
corresponds to EMIO[31:0].
Register (gpio) INT_STAT_2
Register INT_STAT_2 Details
This register operates in exactly the same manner as INT_STAT_0, except that it reflects bank2, which
corresponds to EMIO[31:0].
Field Name Bits Type Reset Value Description
INT_ENABLE_2 31:0 wo 0x0 Operation is the same as
INT_EN_0[INT_ENABLE_0]
Name INT_DIS_2
Relative Address 0x00000294
Absolute Address 0xE000A294
Width 32 bits
Access Type wo
Reset Value 0x00000000
Description Interrupt Disable/Mask (GPIO Bank2, EMIO)
Field Name Bits Type Reset Value Description
INT_DISABLE_2 31:0 wo 0x0 Operation is the same as
INT_DIS_0[INT_DISABLE_0]
Name INT_STAT_2
Relative Address 0x00000298
Absolute Address 0xE000A298
Width 32 bits
Access Type wtc
Reset Value 0x00000000
Description Interrupt Status (GPIO Bank2, EMIO)
Field Name Bits Type Reset Value Description
INT_STATUS_2 31:0 wtc 0x0 Operation is the same as
INT_STAT_0[INT_STATUS_0]