User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1378
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
A value of 0 for both the integer and fractional parts disables the programmable regulation so that the
NIC-301 base product configuration limits apply.
A value of 0 for the fractional part programs disables the regulation of fractional outstanding transactions.
The AW and AR outstanding transaction limits are enabled when you set the corresponding en_aw_ot or
en_ar_ot control bits of the QoS control register.
Register (qos301) max_comb_ot
Register max_comb_ot Details
The maximum combined outstanding transactions register enables you to program the maximum number
of address requests for the AR and AW channels. The combined limit is applied after any individual
channel limits.
A value of 0 for both the integer and fractional parts disables the programmable regulation so that the
configuration limits apply.
A value of 0 for the fractional part programs disables the regulation of fractional outstanding transactions.
The regulation of the combined outstanding transaction limit also requires that you set the en_awar_ot
control bit of the QoS control register.
Register (qos301) aw_p
Name max_comb_ot
Relative Address 0x00000114
Absolute Address gpv_qos301_cpu: 0xF8946114
gpv_qos301_dmac: 0xF8947114
gpv_qos301_iou: 0xF8948114
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Maximum number of combined outstanding transactions
Field Name Bits Type Reset Value Description
awar_max_oti 14:8 rw 0x0 Integer part of max combined outstanding
AW/AR addresses.
awar_max_otf 7:0 rw 0x0 Fraction part of max combined outstanding
AW/AR addresses.
Name aw_p
Relative Address 0x00000118
Absolute Address gpv_qos301_cpu: 0xF8946118
gpv_qos301_dmac: 0xF8947118
gpv_qos301_iou: 0xF8948118