User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1379
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register aw_p Details
Register (qos301) aw_b
Register aw_b Details
Register (qos301) aw_r
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description AW channel peak rate
Field Name Bits Type Reset Value Description
31:24 rw 0x0 channel peak rate. 8-bit fraction of the number of
transfers per cycle. A value of 0x80 (decimal 0.5)
sets a rate of one transaction every 2 cycles. A
value of 0x40 sets a rate of one transaction every 4
cycles, etc.
Name aw_b
Relative Address 0x0000011C
Absolute Address gpv_qos301_cpu: 0xF894611C
gpv_qos301_dmac: 0xF894711C
gpv_qos301_iou: 0xF894811C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description AW channel burstiness allowance
Field Name Bits Type Reset Value Description
15:0 rw 0x0 channel burstiness (integer number of transfers)
Name aw_r
Relative Address 0x00000120
Absolute Address gpv_qos301_cpu: 0xF8946120
gpv_qos301_dmac: 0xF8947120
gpv_qos301_iou: 0xF8948120
Width 32 bits
Access Type rw