User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1380
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register aw_r Details
Register (qos301) ar_p
Register ar_p Details
Register (qos301) ar_b
Reset Value 0x00000000
Description AW channel average rate
Field Name Bits Type Reset Value Description
31:20 rw 0x0 channel average rate. 12-bit fraction of the
number of transfers per cycle. A value of 0x800
(decimal 0.5) sets a rate of one transaction every 2
cycles. A value of 0x400 sets a rate of one
transaction every 4 cycles, etc.
Name ar_p
Relative Address 0x00000124
Absolute Address gpv_qos301_cpu: 0xF8946124
gpv_qos301_dmac: 0xF8947124
gpv_qos301_iou: 0xF8948124
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description AR channel peak rate
Field Name Bits Type Reset Value Description
31:24 rw 0x0 channel peak rate. 8-bit fraction of the number of
transfers per cycle. A value of 0x80 (decimal 0.5)
sets a rate of one transaction every 2 cycles. A
value of 0x40 sets a rate of one transaction every 4
cycles, etc.
Name ar_b
Relative Address 0x00000128
Absolute Address gpv_qos301_cpu: 0xF8946128
gpv_qos301_dmac: 0xF8947128
gpv_qos301_iou: 0xF8948128
Width 32 bits
Access Type rw