User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1389
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (IIC) Transfer_size_reg0
Register Transfer_size_reg0 Details
This register's meaning varies according to the operating mode as follows:
* Master transmitter mode: number of data bytes still not transmitted minus one
* Master receiver mode: number of data bytes that are still expected to be received
* Slave transmitter mode: number of bytes remaining in the FIFO after the master terminates the transfer
* Slave receiver mode: number of valid data bytes in the FIFO
This register is cleared if CLR_FIFO bit in the control register is set.
Register (IIC) Slave_mon_pause_reg0
Name Transfer_size_reg0
Software Name TRANS_SIZE
Relative Address 0x00000014
Absolute Address i2c0: 0xE0004014
i2c1: 0xE0005014
Width 8 bits
Access Type rw
Reset Value 0x00000000
Description Transfer Size Register
Field Name Bits Type Reset Value Description
Transfer_Size
(MASK)
7:0 rw 0x0 Transfer Size
0-255
Name Slave_mon_pause_reg0
Software Name SLV_PAUSE
Relative Address 0x00000018
Absolute Address i2c0: 0xE0004018
i2c1: 0xE0005018
Width 8 bits
Access Type mixed
Reset Value 0x00000000
Description Slave Monitor Pause Register