User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1392
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (IIC) Intrpt_enable_reg0
Register Intrpt_enable_reg0 Details
This register has the same format as the interrupt status register.
Setting a bit in the interrupt enable register clears the corresponding mask bit in the interrupt mask register,
effectively enabling corresponding interrupt to be generated.
Name Intrpt_enable_reg0
Software Name IER
Relative Address 0x00000024
Absolute Address i2c0: 0xE0004024
i2c1: 0xE0005024
Width 16 bits
Access Type mixed
Reset Value 0x00000000
Description Interrupt Enable Register
Field Name Bits Type Reset Value Description
reserved 15:10 ro 0x0 Reserved, read as zero, ignored on write.
ARB_LOST
(IXR_ARB_LOST)
9 wo 0x0 arbitration lost
1 = enable this interrupt
reserved 8 ro 0x0 Reserved, read as zero, ignored on write.
RX_UNF
(IXR_RX_UNF)
7 wo 0x0 FIFO receive underflow
1 = enable this interrupt
TX_OVF
(IXR_TX_OVR)
6 wo 0x0 FIFO transmit overflow
1 = enable this interrupt
RX_OVF
(IXR_RX_OVR)
5 wo 0x0 Receive overflow
1 = enable this interrupt
SLV_RDY
(IXR_SLV_RDY)
4 wo 0x0 Monitored slave ready
1 = enable this interrupt
TO
(IXR_TO)
3 wo 0x0 Transfer time out
1 = enable this interrupt
NACK
(IXR_NACK)
2 wo 0x0 Transfer not acknowledged
1 = enable this interrupt
DATA
(IXR_DATA)
1wo0x0 More data
1 = enable this interrupt
COMP
(IXR_COMP)
0wo0x0 Transfer complete
Will be set when transfer is complete
1 = enable this interrupt