User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1395
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
B.23 L2 Cache (L2Cpl310)
Register Summary
Module Name L2 Cache (L2Cpl310)
Base Address 0xF8F02000 l2cache
Description L2 cache PL310
Vendor Info ARM
Register Name Address Width Type Reset Value Description
reg0_cache_id
0x00000000 32 mixed 0x410000C8 cache ID register, Returns the
32-bit device ID code it reads off
the CACHEID input bus.
The value is specified by the
system integrator. Reset value:
0x410000c8
reg0_cache_type
0x00000004 32 mixed 0x9E300300 cache type register, Returns the
32-bit cache type. Reset value:
0x1c100100
reg1_control
0x00000100 32 mixed 0x00000000 control register, reset value: 0x0
reg1_aux_control
0x00000104 32 mixed 0x02060000 auxilary control register, reset
value: 0x02020000
reg1_tag_ram_control
0x00000108 32 mixed 0x00000777 Configures Tag RAM latencies
reg1_data_ram_control
0x0000010C 32 mixed 0x00000777 configures data RAM latencies
reg2_ev_counter_ctrl
0x00000200 32 mixed 0x00000000 Permits the event counters to be
enabled and reset.
reg2_ev_counter1_cfg
0x00000204 32 mixed 0x00000000 Enables event counter 1 to be
driven by a specific event.
Counter 1
increments when the event
occurs.
reg2_ev_counter0_cfg
0x00000208 32 mixed 0x00000000 Enables event counter 0 to be
driven by a specific event.
Counter 0 increments when the
event occurs.