User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1396
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
reg2_ev_counter1 0x0000020C 32 rw 0x00000000 Enable the programmer to read
off the counter value. The
counter counts
an event as specified by the
Counter Configuration
Registers. The counter
can be preloaded if counting is
disabled and reset by the Event
Counter
Control Register.
reg2_ev_counter0
0x00000210 32 rw 0x00000000 Enable the programmer to read
off the counter value. The
counter counts
an event as specified by the
Counter Configuration
Registers. The counter
can be preloaded if counting is
disabled and reset by the Event
Counter
Control Register.
reg2_int_mask
0x00000214 32 mixed 0x00000000 This register enables or masks
interrupts from being triggered
on the
external pins of the cache
controller. Figure 3-8 on page
3-17 shows the
register bit assignments. The bit
assignments enables the
masking of the
interrupts on both their
individual outputs and the
combined L2CCINTR
line. Clearing a bit by writing a
0, disables the interrupt
triggering on that
pin. All bits are cleared by a
reset. You must write to the
register bits with a 1 to enable
the generation of interrupts.
1 = Enabled.
0 = Masked. This is the default.
Register Name Address Width Type Reset Value Description