User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1397
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
reg2_int_mask_status 0x00000218 32 mixed 0x00000000 This register is a read-only.It
returns the masked interrupt
status. This
register can be accessed by
secure and non-secure
operations. The register
gives an AND function of the
raw interrupt status with the
values of the
interrupt mask register. All the
bits are cleared by a reset. A
write to this register is ignored.
Bits read can be HIGH or LOW:
HIGH If the bits read HIGH,
they reflect the status of the
input lines triggering an
interrupt.
LOW If the bits read LOW,
either no interrupt has been
generated, or the interrupt is
masked.
reg2_int_raw_status
0x0000021C 32 mixed 0x00000000 The Raw Interrupt Status
Register enables the interrupt
status that excludes the masking
logic.
Bits read can be HIGH or LOW:
HIGH If the bits read HIGH,
they reflect the status of the
input lines triggering an
interrupt.
LOW If the bits read LOW, no
interrupt has been generated.
reg2_int_clear
0x00000220 32 mixed 0x00000000 Clears the Raw Interrupt Status
Register bits.
When a bit is written as 1, it
clears the corresponding bit in
the Raw Interrupt Status
Register. When a bit is written as
0, it has no effect
reg7_cache_sync
0x00000730 32 mixed 0x00000000 Drain the STB. Operation
complete when all buffers, LRB,
LFB, STB, and EB, are empty
reg7_inv_pa
0x00000770 32 mixed 0x00000000 Invalidate Line by PA: Specific
L2 cache line is marked as not
valid
Register Name Address Width Type Reset Value Description