User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 140
UG585 (v1.11) September 27, 2016
Chapter 5: Interconnect
~~
~
SAXIACPARUSER[4:0]
I
Read Data
MAXIGP{0,1}RDATA[31:0] I SAXIGP{0,1}RDATA[31:0]
SAXIHP{0:3}RDATA[63:0]
SAXIACPRDATA[63:0]
O
MAXIGP{0,1}RVALID I SAXIGP{0,1}RVALID
SAXIHP{0:3}RVALID
SAXIACPRVALID
O
MAXIGP{0,1}RREADY O SAXIGP{0,1}RREADY
SAXIHP{0:3}RREADY
SAXIACPRREADY
I
MAXIGP{0,1}RID[11:0] I SAXIGP{0,1}RID[5:0]
SAXIHP{0:3}RID[5:0]
SAXIACPRID[2:0]
O
MAXIGP{0,1}RLAST I SAXIGP{0,1}RLAST
SAXIHP{0:3}RLAST
SAXIACPRLAST
O
MAXIGP{0,1}RRESP[1:0] I SAXIGP{0,1}RRESP[2:0]
SAXIHP{0:3}RRESP[2:0]
SAXIACPRRESP[2:0]
O
~~
SAXIHP{0:3}RCOUNT[7:0]
~
O
~~
SAXIHP{0:3}RACOUNT[2:0]
~
O
~~
SAXIHP{0:3}RDISSUECAP1EN
~
I
Write Address
MAXIGP{0,1}AWADDR[31:0] O SAXIGP{0,1}AWADDR[31:0]
SAXIHP{0:3}AWADDR[31:0]
SAXIACPAWADDR[31:0]
I
MAXIGP{0,1}AWVALID O SAXIGP{0,1}AWVALID
SAXIHP{0:3}AWVALID
SAXIACPAWVALID
I
Table 5-9: AXI Signals Summary (Cont’d)
AXI Channel
AXI PS Masters AXI PS Slaves
M_AXI_GP{0,1} I/O
S_AXI_GP{0,1}
S_AXI_HP{0:3}
S_AXI_ACP
I/O