User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1401
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (L2Cpl310) reg0_cache_id
reg15_debug_ctrl 0x00000F40 32 mixed 0x00000000 The Debug Control Register
forces specific cache behavior
required for debug. This register
has
read-only, non-secure, or read
and write, secure, permission.
Any secure access and
non-secure
access can read this register.
Only a secure access can write to
this register. If a non-secure
access tries to write to this
register the register issues a
DECERR response and does not
update.
reg15_prefetch_ctrl
0x00000F60 32 mixed 0x00000000 Purpose Enables
prefetch-related features that
can improve system
performance.
Usage constraints This register
has both read-only, non-secure,
and read and write, secure,
permissions. Any secure or
non-secure access can read this
register. Only
a secure access can write to this
register. If a non-secure access
attempts
to write to this register, the
register
reg15_power_ctrl
0x00000F80 32 mixed 0x00000000 Purpose Controls the operating
mode clock and power modes.
Usage constraints There are no
usage constraints.
Name reg0_cache_id
Relative Address 0x00000000
Absolute Address 0xF8F02000
Width 32 bits
Access Type mixed
Reset Value 0x410000C8
Register Name Address Width Type Reset Value Description