User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1402
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg0_cache_id Details
Register (L2Cpl310) reg0_cache_type
Register reg0_cache_type Details
Description cache ID register, Returns the 32-bit device ID code it reads off the CACHEID input
bus.
The value is specified by the system integrator. Reset value: 0x410000c8
Field Name Bits Type Reset Value Description
implementer 31:24 ro 0x41 0x41, ARM
reserved 23:16 waz 0x0 reserved
cache_id 15:10 ro 0x0 cache id
part_num 9:6 ro 0x3 part number
rtl_release 5:0 ro 0x8 RTL release R3p2
Name reg0_cache_type
Relative Address 0x00000004
Absolute Address 0xF8F02004
Width 32 bits
Access Type mixed
Reset Value 0x9E300300
Description cache type register, Returns the 32-bit cache type. Reset value: 0x1c100100
Field Name Bits Type Reset Value Description
data_banking 31 ro 0x1 0 = Data banking not implemented.
1 = Data banking implemented.
reserved 30:29 waz 0x0 reserved
ctype 28:25 ro 0xF 11xy, where:
x=1 if pl310_LOCKDOWN_BY_MASTER is
defined, otherwise 0
y=1 if pl310_LOCKDOWN_BY_LINE is defined,
otherwise 0.
H 24 ro 0x0 unified
Dsize_23 23 waz,r
az
0x0 fixed to 0
Dsize_mid 22:20 ro 0x3 L2 cache way size Read from Auxiliary Control
Register 19 through 17
Dsize_19 19 waz,r
az
0x0 fixed to 0