User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1403
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (L2Cpl310) reg1_control
Register reg1_control Details
Register (L2Cpl310) reg1_aux_control
L2_assoc_D 18 ro 0x0 Read from Auxiliary Control Register bit 16
reserved 17:14 waz 0x0 reserved
l2cache_line_len_D 13:12 ro 0x0 L2 cache line length - 00-32 bytes
Isize_11 11 waz,r
az
0x0 fixed to 0
Isize_mid 10:8 ro 0x3 L2 cache way size Read from Auxiliary Control
Register[19:17]
Isize_7 7 waz,r
az
0x0 fixed to 0
L2_assoc_I 6 ro 0x0 Read from Auxiliary Control Register bit 16
reserved 5:2 waz 0x0 reserved
l2cache_line_len_I 1:0 ro 0x0 L2 cache line length - 00-32 bytes
Name reg1_control
Relative Address 0x00000100
Absolute Address 0xF8F02100
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description control register, reset value: 0x0
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 30:1 waz,r
az
0x0 reserved, reserved
l2_enable 0 rw 0x0 0 = L2 Cache is disabled. This is the default value.
1 = L2 Cache is enabled.
Name reg1_aux_control
Relative Address 0x00000104
Absolute Address 0xF8F02104
Width 32 bits