User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1404
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg1_aux_control Details
Access Type mixed
Reset Value 0x02060000
Description auxilary control register, reset value: 0x02020000
Field Name Bits Type Reset Value Description
reserved 31 waz,r
az
0x0 reserved, reserved
early_bresp_en 30 rw 0x0 Early BRESP enable
0 = Early BRESP disabled. This is the default.
1 = Early BRESP enabled.
instr_prefetch_en 29 rw 0x0 Instruction prefetch enable
0 = Instruction prefetching disabled. This is the
default.
1 = Instruction prefetching enabled.
data_prefetch_en 28 rw 0x0 Data prefetch enable
0 = Data prefetching disabled. This is the default.
1 = Data prefetching enabled.
nonsec_inte_access_ctrl 27 rw 0x0 Non-secure interrupt access control
0 = The reg2_int_mask register (at offset address
0x214) and the reg2_int_clear register (at offset
address 0x220) can be modified or read with only
secure accesses. This is the default.
1 = The reg2_int_mask register (at offset address
0x214) and the reg2_int_clear register (at offset
address 0x220) can be modified or read with
secure or non-secure accesses.
nonsec_lockdown_en 26 rw 0x0 Non-secure lockdown enable
0 = Lockdown registers cannot be modified using
non-secure accesses. This is the
default.
1 = Non-secure accesses can write to the
lockdown registers.
cache_replace_policy 25 rw 0x1 Cache replacement policy
0 = pseudo-random replacement using lfsr.
1 = round-robin replacement. This is the default.