User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1405
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
force_write_alloc 24:23 rw 0x0 Force write allocate
b00 = Use AWCACHE attributes for WA. This is
the default.
b01 = Force no allocate, set WA bit always 0.
b10 = Override AWCACHE attributes, set WA bit
always 1, all cacheable write
misses become write allocated.
b11 = Internally mapped to 00. See Cache
operation on page 2-11 for more
information.
shared_attr_override_e
n
22 rw 0x0 Shared attribute override enable
0 = Treats shared accesses as specified in
Shareable attribute on page 2-15. This
is the default.
1 = Shared attribute internally ignored.
parity_en 21 rw 0x0 Parity enable
0 = Disabled. This is the default.
1 = Enabled
event_mon_bus_en 20 rw 0x0 Event monitor bus enable
0 = Disabled. This is the default.
1 = Enabled
way_size 19:17 rw 0x3 Way-size
b000 = Reserved, internally mapped to 16KB.
b001 = 16KB.
b010 = 32KB.
b011 = 64KB.
b100 = 128KB.
b101 = 256KB.
b110 = 512KB.
b111 = Reserved, internally mapped to 512 KB.
associativity 16 rw 0x0 Associativity
0 = 8-way.
1 = 16-way.
reserved 15:14 waz,r
az
0x0 reserved, reserved
shared_attr_inva_en 13 rw 0x0 Shared Attribute Invalidate
Enable 0 = Shared invalidate behavior disabled.
This is the default.
1 = Shared invalidate behavior enabled, if Shared
Attribute Override Enable bit
not set. See Shareable attribute on page 2-15.
Field Name Bits Type Reset Value Description